

Shoubra

Model No.12 Course Specifications : Computer Organization 1

**University** : Benha university

Faculty : Faculty of Engineering at Shoubra

**Department** : Electrical Engineering Department

#### 1- Course Data

Course Code : ECE213CCourse Title : Computer<br/>Organization 1Study Year : Second<br/>YearSpecialization :<br/>Date of specifications approval:<br/>20/6/2010Date of specifications approval:<br/>20/6/2010Practical :Teaching Hours:<br/>Lecture : 3Tutorial : 2Practical :

## 2- Course Aim

For students undertaking this course, the aims are to:

2.1- Computer systems involve architecture design at many levels. We will focus on understanding the interaction between computer hardware and software at various levels. The course covers the concepts of Computer technology, Performance Evaluation, Instruction set design, Data path, memory systems and Control unit design of processors.

## 3- Intended Learning Outcomes of Course (ILOS)

#### a- Knowledge and Understanding

On completing this course, students will be able to:

a-1. Demonstrate concepts and theories of mathematics and sciences, appropriate to the computer organization. (a2)

a-2. Identify the principles of design including elements design, process and/or a system in the computer organization structure.(a5)

a-3. Discover current engineering technologies in the computer organization. (a9)

#### **b- Intellectual Skills**

At the end of this course, the students will be able to:

b-1 . Select appropriate solutions for problems of Arithmetic Logic Unit Organization based on analytical thinking.(b3)

b-2. Think in a creative and innovative way in problem solving and design in computer organization.(b4)

b-3 . Combine, exchange, and assess different ideas, views, and knowledge from a range of sources in the field of computer organization . (b5)

#### c- Professional Skills

On completing this course, the students are expected to be able to:

c-1 . Apply knowledge of mathematics, science, information technology, design, business context and engineering practice to define computer organization.(c1)

c-2 Use a wide range of analytical tools, techniques, equipment, and software packages pertaining to computer organization and develop required computer programs.(c6)

#### d- General Skills

At the end of this course, the students will be able to:

- d-1 . Demonstrate efficient IT capabilities. (d4)
- d-2. Write technical reports and presentation. (d10)
- d-3. Develop skills related to creative and critical thinking as well as problem solving (d12)

### **4-** Course Contents

| No. | Topics                               |
|-----|--------------------------------------|
| 1   | Basic Structure of Computers         |
| 2   | Instruction Sets                     |
| 3   | Addressing Modes                     |
| 4   | Central Processing Unit organization |
| 5   | Control Unit organization            |
| 6   | Arithmetic Logic Unit organization   |
| 7   | The Memory Organization              |
| 8   | Cache Memory                         |
| 9   | Virtual Memory                       |
| 10  | Input/Output Organization            |

## **5-** Teaching and Learning Methods

- 5.1- Modified Lectures
- 5.2- Practical training / laboratory
- 5.3- Class activity
- 5.4- Assignments / homework

## 6- Teaching and Learning Methods of Disables

6.1- none

## 7- Student Assessment

## a- Student Assessment Methods

| 1 | Assignments to assess knowledge, intellectual skills and proffesional and practical skills.   |
|---|-----------------------------------------------------------------------------------------------|
| 2 | Quiz to assess knowledge, intellectual skills and proffesional and practical skills.          |
| 3 | Mid-term exam to assess knowledge, intellectual skills and proffesional and practical skills. |
| 4 | Oral exam to assess proffesional, practical, general and transferable skills.                 |
| 5 | Final exam to assess knowledge, intellectual skills and proffesional and practical skills.    |
|   |                                                                                               |

#### **b-** Assessment Schedule

| No. | Assessment    | Week         |
|-----|---------------|--------------|
| 1   | Assessment    | 2, 5, 9, 11  |
| 2   | Quizzes       | 4, 6, 10, 12 |
| 3   | Mid-term exam | 8            |
| 4   | Oral Exam     | 14           |
| 5   | Final exam    | 15           |

#### c- Weighting of Assessments

| Assessment             | Weight |
|------------------------|--------|
| Mid_Term Examination   | 10 %   |
| Final_Term Examination | 60 %   |
| Oral Examination       | 10 %   |
| Practical Examination  | 10 %   |
| Semester work          | 5 %    |

| Other types of assessment | 5 %   |
|---------------------------|-------|
| Total                     | 100 % |

#### 8- List of References

## a- Course Notes

1- Handouts prepared by the instructor.

#### b- Books

1- David A. Patterson, John L. Hennessy , Computer Organization and Design, Morgan Kaufmann, fifth Edition , 2012

#### c- Recommended Books

1- C. Hamacher, Z. Vranesic, and S. Zaky, Computer Organization and Embedded Systems , McGraw-Hill Science/Engineering/Math; 6 edition (January 27, 2011)

## - Course Coordinator : Ass.Prof / AbdulWahab Kamel Al-Sammak

- Head of Department : Prof/ Sayed Abo-Elsood Sayed Ward



Model No.11A Course Specifications : Computer Organization 1

Faculty of Engineering at Shoubra

Alfarabi for Quality Assurance and Accreditation System - at 18/2/2014 5:49 PM

University : Benha university

Faculty : Faculty of Engineering at Shoubra

**Department** : Electrical Engineering Department

Matrix of Knowledge and Skills of the course

| we<br>ek | Topics                                             | No of<br>hours | Basic<br>Knowledge | Intellectual<br>Skills | Professional<br>Skills | General<br>Skills |
|----------|----------------------------------------------------|----------------|--------------------|------------------------|------------------------|-------------------|
| 1        | Basic<br>Structur<br>e of<br>Comput<br>ers         | 3              | A-1                | B-3                    | C-1                    | D-1               |
| 2        | Instructi<br>on Sets                               | 3              | A-1                | B-1, B-2               | C-1,C-2                | D-1,D-3           |
| 3        | Address<br>ing<br>Modes                            | 3              | A-1                | B-1, B-2               | C-1,C-2                | D-1,D-3           |
| 4        | Central<br>Processi<br>ng Unit<br>organiza<br>tion | 6              | A-2,A-3            | B-2                    | C-1                    | D-1               |
| 5        | Central<br>Processi<br>ng Unit<br>organiza<br>tion | 6              | A-2,A-3            | B-2                    | C-1                    | D-1               |
| 6        | Control<br>Unit<br>organiza<br>tion                | 6              | A-2,A-3            | B-2                    | C-1                    | D-1               |
| 7        | Control<br>Unit<br>organiza<br>tion                | 6              | A-2,A-3            | B-2                    | C-1                    | D-1               |
| 8        | Mid<br>Term                                        |                |                    |                        |                        |                   |
| 9        | Arithme<br>tic Logic<br>Unit<br>Organiz            | 6              | A-2                | B-1,B-2                | C-1                    | D-1,D-3           |

|    | ation                                            |   |         |          |     |                 |
|----|--------------------------------------------------|---|---------|----------|-----|-----------------|
| 10 | Arithme<br>tic Logic<br>Unit<br>Organiz<br>ation | 6 | A-2     | B-1,B-2  | C-1 | D-1,D-3         |
| 11 | The<br>Memory<br>Unit<br>Organiz<br>ation        | 3 | A-2,A-3 | B-1, B-2 | C-1 | D-1,D-<br>2,D-3 |
| 12 | The<br>Cache<br>Memory                           | 3 | A-2,A-3 | B-1, B-2 | C-1 | D-1,D-<br>2,D-3 |
| 13 | The<br>Virtual<br>Memory                         | 3 | A-2,A-3 | B-1, B-2 | C-1 | D-1,D-<br>2,D-3 |
| 14 | Input/O<br>utput<br>Organiz<br>ation             | 3 | A-2,A-3 | B-3      | C-1 | D-1             |
| 15 | final<br>exam                                    |   |         |          |     |                 |

# -Course ILOS VS Program ILOS:

|           |              |              | 8         |           |              | -         | -         |              |           | 1          |     |
|-----------|--------------|--------------|-----------|-----------|--------------|-----------|-----------|--------------|-----------|------------|-----|
|           | A1           | A4           | <b>A8</b> | <b>B2</b> | <b>B3</b>    | <b>B4</b> | <b>C1</b> | C14          | <b>D4</b> | <b>D10</b> | D12 |
| A1        | $\checkmark$ |              |           |           |              |           |           |              |           |            |     |
| A2        |              | $\checkmark$ |           |           |              |           |           |              |           |            |     |
| A3        |              |              |           |           |              |           |           |              |           |            |     |
| <b>B1</b> |              |              |           |           |              |           |           |              |           |            |     |
| B2        |              |              |           |           | $\checkmark$ |           |           |              |           |            |     |
| <b>B3</b> |              |              |           |           |              |           |           |              |           |            |     |
| C1        |              |              |           |           |              |           |           |              |           |            |     |
| C2        |              |              |           |           |              |           |           | $\checkmark$ |           |            |     |
| D1        |              |              |           |           |              |           |           |              |           |            |     |
| D2        |              |              |           |           |              |           |           |              |           |            |     |
| D3        |              |              |           |           |              |           |           |              |           |            |     |

- Course Coordinator : Ass. Prof. Abdelwahab kamel elsammak

- Head of Department : Prof/ Sayed Abo-Elsood Sayed Ward



# Model No.11A Course Specifications : Computer Organization 1

Faculty of Engineering at Shoubra

Alfarabi for Quality Assurance and Accreditation System - at 18/12/2013 5:49 PM

University : Benha university

Faculty : Faculty of Engineering at Shoubra

Department : Electrical Engineering Department

## Matrix of course content and ILO's

| Content                                 |              | А-           | <b>A-</b>    | <b>B-</b>    | <b>B-</b>    | <b>B-</b>    | С-           | С-           | D-           | D-           | D-           |
|-----------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|                                         |              | 2            | 3            | 1            | 2            | 3            | 1            | 2            | 1            | 2            | 3            |
| Basic Structure of Computers            | $\checkmark$ |              |              |              |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              |              |
| Instruction Sets                        | $\checkmark$ |              |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |
| Addressing Modes                        | $\checkmark$ |              |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |
| Central Processing Unit<br>organization |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              |              |
| Central Processing Unit<br>organization |              | $\checkmark$ |              |              | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              |              |
| Control Unit organization               |              | $\checkmark$ |              |              | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              |              |
| Control Unit organization               |              | $\checkmark$ |              |              | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              |              |
| Mid Term                                |              |              |              |              |              |              |              |              |              |              |              |
| Arithmetic Logic Unit Organization      |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |
| Arithmetic Logic Unit Organization      |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ |
| The Memory Unit Organization            |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| The Cache Memory                        |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| The Virtual Memory                      |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Input/Output Organization               |              | $\checkmark$ |              |              |              | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |              |              |

## - Course Coordinator : Ass.Prof / AbdulWahab Kamel Al-Sammak

- Head of Department : Prof/ Sayed Abo-Elsood Sayed Ward

Shoubra Faculty of Engineering Course Specifications : Computer Organization 1

Alfarabi for Quality Assurance and Accreditation System - at 18/12/2013 5:49 PM

University : Benha university

Faculty : Shoubra Faculty of Engineering

## Matrix of course aims and ILO's

| Course aims ILO' ILO' ILO' ILO' ILO' ILO' ILO' ILO' | )' ILO' ILO' ILO' ILO' ILO' ILO' ILO' |
|-----------------------------------------------------|---------------------------------------|
|-----------------------------------------------------|---------------------------------------|

|                                                                                                                                                            | s 1 | s 2 | s 3        | s 4        | s 5        | s 6        | s 7 | s 8  | s 9        | s 10       | s 11       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------|------------|------------|------------|-----|------|------------|------------|------------|
| Understand                                                                                                                                                 | A-1 | A-3 | <b>B-1</b> | <b>B-3</b> | C-14       | D-1        |     |      |            |            |            |
| the                                                                                                                                                        |     |     |            |            |            |            |     |      |            |            |            |
| interaction                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| between                                                                                                                                                    |     |     |            |            |            |            |     |      |            |            |            |
| computer                                                                                                                                                   |     |     |            |            |            |            |     |      |            |            |            |
| hardware                                                                                                                                                   |     |     |            |            |            |            |     |      |            |            |            |
| and software                                                                                                                                               |     |     |            |            |            |            |     |      |            |            |            |
| at various                                                                                                                                                 |     |     |            |            |            |            |     |      |            |            |            |
| levels.                                                                                                                                                    |     |     |            |            |            |            |     |      |            |            |            |
| Cove                                                                                                                                                       | A-1 | A-2 | A-3        | <b>B-1</b> | <b>B-2</b> | <b>B-3</b> | C-1 | C-14 | <b>D-1</b> | <b>D-2</b> | <b>D-3</b> |
| r the                                                                                                                                                      |     |     |            |            |            |            |     |      |            |            |            |
| concepts of                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| Computer                                                                                                                                                   |     |     |            |            |            |            |     |      |            |            |            |
| technology,                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| Performance                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| Evaluation,                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| Instruction                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| set design,                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| Data path,                                                                                                                                                 |     |     |            |            |            |            |     |      |            |            |            |
| memory                                                                                                                                                     |     |     |            |            |            |            |     |      |            |            |            |
| Systems and                                                                                                                                                |     |     |            |            |            |            |     |      |            |            |            |
| docign of                                                                                                                                                  |     |     |            |            |            |            |     |      |            |            |            |
| nrocessors                                                                                                                                                 |     |     |            |            |            |            |     |      |            |            |            |
| technology,<br>Performance<br>Evaluation,<br>Instruction<br>set design,<br>Data path,<br>memory<br>systems and<br>Control unit<br>design of<br>processors. |     |     |            |            |            |            |     |      |            |            |            |